

Indian Institute of Technology Bombay Department of Electrical Engineering EE-224: Dígítal Desígn

# **Course Project**

Design a multi-cycle processor, IITB-Proc, whose instruction set architecture is provided. Use VHDL as HDL to implement. *IITB-Proc* is a 16-bit very simple computer developed for the teaching purpose. The *IITB-Proc* is an 8-register, 16-bit computer system. It should use point-to-point communication infrastructure.

Max Group Size: FOUR

### Submission deadlines:

April 18 (Thursday):

Complete Design Document (on paper) – RTL, FSM, components.

May 4 (Saturday):

VHDL code of the controller-FSM. Integration with the datapath along with the test bench .

May 6 (Monday):

Demonstration of the complete design on FPGA.

#### **IITB-Proc Instruction Set Architecture**

*IITB-Proc* is a 16-bit very simple computer developed for the teaching that is based on the Little Computer Architecture. The *IITB-Proc* is an 8-register, 16-bit computer system. It has 8 general-purpose registers (R0 to R7). PC points to the next instruction. All addresses are short word addresses (i.e. address 0 corresponds to the first two bytes of main memory, address 1 corresponds to the second two bytes of main memory, etc.). This architecture uses condition code register which has two flags Carry flag (c) and Zero flag (z). The *IITB-Proc* is very simple, but it is general enough to solve complex problems. The architecture allows predicated instruction execution and multiple load and store execution. There are three machine-code instruction formats (R, I, and J type) and a total of 14 instructions. They are illustrated in the figure below.

#### **R** Type Instruction format

| Opcode  | Register A (RA) | Register B (RB) | Register C (RC) | Unused  | Condition (CZ) |
|---------|-----------------|-----------------|-----------------|---------|----------------|
| (4 bit) | (3 bit)         | (3-bit)         | (3-bit)         | (1 bit) | (2 bit)        |

I Type Instruction format

| Opcode  | Register A (RA) | Register C (RC) | Immediate       |
|---------|-----------------|-----------------|-----------------|
| (4 bit) | (3 bit)         | (3-bit)         | (6 bits signed) |

J Type Instruction format

| Opcode  | Register A (RA) | Immediate       |
|---------|-----------------|-----------------|
| (4 bit) | (3 bit)         | (9 bits signed) |

# Instructions Encoding:

| ADD: | 00_00 | RA | RB | RC         | 0               | 00 |
|------|-------|----|----|------------|-----------------|----|
| ADC: | 00_00 | RA | RB | RC         | 0               | 10 |
| ADZ: | 00_00 | RA | RB | RC         | 0               | 01 |
| ADI: | 00_01 | RA | RB |            | 6 bit Immediate |    |
| NDU: | 00_10 | RA | RB | RC         | 0               | 00 |
| NDC: | 00_10 | RA | RB | RC         | 0               | 10 |
| NDZ: | 00_10 | RA | RB | RC         | 0               | 01 |
| LHI: | 00_11 | RA |    | 9 bit Im   | mediate         |    |
| LW:  | 01_00 | RA | RB |            | 6 bit Immediate |    |
| SW:  | 01_01 | RA | RB |            | 6 bit Immediate |    |
| LA:  | 01_10 | RA |    |            |                 |    |
| SA:  | 01_11 | RA |    |            |                 |    |
| BEQ: | 11_00 | RA | RB |            | 6 bit Immediate |    |
| JAL: | 10_00 | RA |    | 9 bit Imme | diate offset    |    |
| JLR: | 10_01 | RA | RB |            | 000_000         |    |

RA: Register A

RB: Register B

RC: Register C

## Instruction Description

| Mnemonic | Name & Format                | Assembly         | Action                                                                                                                                              |
|----------|------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| ADD      | ADD (R)                      | add rc, ra, rb   | Add content of regB to regA and store result in regC.<br>It modifies C and Z flags                                                                  |
| ADC      | Add if carry set<br>(R)      | adc rc, ra, rb   | Add content of regB to regA and store result in regC, if carry flag is set.<br>It modifies C & Z flags                                              |
| ADZ      | Add if zero set<br>(R)       | adz rc, ra, rb   | Add content of regB to regA and store result in regC, if zero flag is set.<br>It modifies C & Z flags                                               |
| ADI      | Add immediate<br>(I)         | adi rb, ra, imm6 | Add content of regA with Imm (sign extended)<br>and store result in regB.<br>It modifies C and Z flags                                              |
| NDU      | Nand<br>(R)                  | ndu rc, ra, rb   | NAND the content of regB to regA and store<br>result in regC.<br>It modifies Z flag                                                                 |
| NDC      | Nand if carry set<br>(R)     | ndc rc, ra, rb   | NAND the content of regB to regA and store<br>result in regC if carry flag is set.<br>It modifies Z flag                                            |
| NDZ      | Nand if zero set<br>(R)      | ndc rc, ra, rb   | NAND the content of regB to regA and store result in regC if zero flag is set. <i>It modifies Z flag</i>                                            |
| LHI      | Load higher<br>immediate (J) | lhi ra, Imm      | Place 9 bits immediate into most significant 9 bits<br>of register A (RA) and lower 7 bits are assigned to<br>zero.                                 |
| LW       | Load<br>(I)                  | lw ra, rb, Imm   | Load value from memory into reg A. Memory<br>address is computed by adding immediate 6 bits<br>with content of reg B.<br><i>It modifies flag Z.</i> |

| SW  | Store<br>(I)                        | sw ra, rb, Imm  | Store value from reg A into memory. Memory<br>address is formed by adding immediate 6 bits<br>with content of red B.                              |
|-----|-------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| LA  | Load All<br>(J)                     | lm ra           | Load all registers (in a sequence of register, R0 to<br>R7) Memory address is given in reg A. Registers<br>are loaded from consecutive addresses. |
| SA  | Store All<br>(J)                    | sm, ra          | Store all registers (in a sequence of register, R0 to R7). Memory address is given in reg A. Registers are stored to consecutive addresses.       |
| BEQ | Branch on Equality<br>(I)           | beq ra, rb, Imm | If content of reg A and regB are the same, branch<br>to PC+Imm, where PC is the address of beq<br>instruction                                     |
| JAL | Jump and Link<br>(I)                | jalr ra, Imm    | Branch to the address PC+ Imm.<br>Store PC into regA, where PC is the address of<br>the jalr instruction                                          |
| JLR | Jump and Link to<br>Register<br>(I) | jalr ra, rb     | Branch to the address in regB.<br>Store PC into regA, where PC is the address of<br>the jalr instruction                                          |